Design and synthesis of efficient mac architectures for high speed decimal processor

Dyuthi/Manakin Repository

Design and synthesis of efficient mac architectures for high speed decimal processor

Show simple item record

dc.contributor.author Rekha, James K
dc.contributor.author Poulose Jacob,K
dc.contributor.author Sreela Sasi
dc.date.accessioned 2013-11-11T06:33:04Z
dc.date.available 2013-11-11T06:33:04Z
dc.date.issued 2010-01
dc.identifier.uri http://dyuthi.cusat.ac.in/purl/3105
dc.description Department of Computer Science, Cochin University of Science and Technology en_US
dc.description.abstract Most of the commercial and financial data are stored in decimal fonn. Recently, support for decimal arithmetic has received increased attention due to the growing importance in financial analysis, banking, tax calculation, currency conversion, insurance, telephone billing and accounting. Performing decimal arithmetic with systems that do not support decimal computations may give a result with representation error, conversion error, and/or rounding error. In this world of precision, such errors are no more tolerable. The errors can be eliminated and better accuracy can be achieved if decimal computations are done using Decimal Floating Point (DFP) units. But the floating-point arithmetic units in today's general-purpose microprocessors are based on the binary number system, and the decimal computations are done using binary arithmetic. Only few common decimal numbers can be exactly represented in Binary Floating Point (BF P). ln many; cases, the law requires that results generated from financial calculations performed on a computer should exactly match with manual calculations. Currently many applications involving fractional decimal data perform decimal computations either in software or with a combination of software and hardware. The performance can be dramatically improved by complete hardware DFP units and this leads to the design of processors that include DF P hardware.VLSI implementations using same modular building blocks can decrease system design and manufacturing cost. A multiplexer realization is a natural choice from the viewpoint of cost and speed.This thesis focuses on the design and synthesis of efficient decimal MAC (Multiply ACeumulate) architecture for high speed decimal processors based on IEEE Standard for Floating-point Arithmetic (IEEE 754-2008). The research goal is to design and synthesize deeimal'MAC architectures to achieve higher performance.Efficient design methods and architectures are developed for a high performance DFP MAC unit as part of this research. en_US
dc.description.sponsorship Cochin University of Science and Technology en_US
dc.language.iso en en_US
dc.publisher Cochin University of Science and Technology en_US
dc.subject Decimal arithmetic en_US
dc.subject Computer Arithmetic Systems en_US
dc.subject Decimal Encodings en_US
dc.subject Fixed point multiplication en_US
dc.subject Iterative DFxP Multipliers en_US
dc.subject Parallel DFxP Multipliers en_US
dc.title Design and synthesis of efficient mac architectures for high speed decimal processor en_US
dc.type Thesis en_US


Files in this item

Files Size Format View Description
Dyuthi-T1079.pdf 7.351Mb PDF View/Open PdF

This item appears in the following Collection(s)

Show simple item record

Search Dyuthi


Advanced Search

Browse

My Account