Quick Addition of Decimals Using Reversible Conservative Logic

Dyuthi/Manakin Repository

Quick Addition of Decimals Using Reversible Conservative Logic

Show simple item record

dc.contributor.author Poulose Jacob,K
dc.contributor.author Rekha, James K
dc.contributor.author Shahana, T K
dc.contributor.author Sasi, S
dc.date.accessioned 2014-06-11T08:15:46Z
dc.date.available 2014-06-11T08:15:46Z
dc.date.issued 2007-12-18
dc.identifier.uri http://dyuthi.cusat.ac.in/purl/3876
dc.description Advanced Computing and Communications, 2007. ADCOM 2007. International Conference on en_US
dc.description.abstract In recent years, reversible logic has emerged as one of the most important approaches for power optimization with its application in low power CMOS, nanotechnology and quantum computing. This research proposes quick addition of decimals (QAD) suitable for multi-digit BCD addition, using reversible conservative logic. The design makes use of reversible fault tolerant Fredkin gates only. The implementation strategy is to reduce the number of levels of delay there by increasing the speed, which is the most important factor for high speed circuits. en_US
dc.description.sponsorship Cochin University of Science and Technology en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject decimal arithmetic en_US
dc.subject delay reduction en_US
dc.subject fault detection en_US
dc.subject reversible logic en_US
dc.title Quick Addition of Decimals Using Reversible Conservative Logic en_US
dc.type Article en_US


Files in this item

Files Size Format View Description
Quick Addition ... ble Conservative Logic.pdf 257.8Kb PDF View/Open PdF

This item appears in the following Collection(s)

Show simple item record

Search Dyuthi


Advanced Search

Browse

My Account