High performance, low latency double digit decimal multiplier on ASIC and FPGA

Dyuthi/Manakin Repository

High performance, low latency double digit decimal multiplier on ASIC and FPGA

Show simple item record

dc.contributor.author Poulose Jacob,K
dc.contributor.author Sreela Sasi
dc.contributor.author Rekha, James K
dc.date.accessioned 2014-06-11T08:02:34Z
dc.date.available 2014-06-11T08:02:34Z
dc.date.issued 2009-12-09
dc.identifier.uri http://dyuthi.cusat.ac.in/purl/3873
dc.description Nature & Biologically Inspired Computing, 2009. NaBIC 2009. World Congress on en_US
dc.description.abstract Decimal multiplication is an integral part of financial, commercial, and internet-based computations. This paper presents a novel double digit decimal multiplication (DDDM) technique that offers low latency and high throughput. This design performs two digit multiplications simultaneously in one clock cycle. Double digit fixed point decimal multipliers for 7digit, 16 digit and 34 digit are simulated using Leonardo Spectrum from Mentor Graphics Corporation using ASIC Library. The paper also presents area and delay comparisons for these fixed point multipliers on Xilinx, Altera, Actel and Quick logic FPGAs. This multiplier design can be extended to support decimal floating point multiplication for IEEE 754- 2008 standard. en_US
dc.description.sponsorship Cochin University of Science and Technology en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject Decimal Multipliers en_US
dc.subject High Performance en_US
dc.subject ASIC en_US
dc.subject FPGA en_US
dc.subject Carry Save Adders en_US
dc.title High performance, low latency double digit decimal multiplier on ASIC and FPGA en_US
dc.type Article en_US


Files in this item

Files Size Format View Description
High Performanc ... Multiplier on ASIC and.pdf 160.6Kb PDF View/Open PdF

This item appears in the following Collection(s)

Show simple item record

Search Dyuthi


Advanced Search

Browse

My Account