Fault Tolerant Error Coding and Detection using Reversible Gates

Dyuthi/Manakin Repository

Fault Tolerant Error Coding and Detection using Reversible Gates

Show simple item record

dc.contributor.author Poulose Jacob,K
dc.contributor.author Rekha, James K
dc.contributor.author Shahana, T K
dc.contributor.author Sreela Sasi
dc.date.accessioned 2014-06-10T09:41:01Z
dc.date.available 2014-06-10T09:41:01Z
dc.date.issued 2007-10-30
dc.identifier.uri http://dyuthi.cusat.ac.in/purl/3859
dc.description TENCON 2007-2007 IEEE Region 10 Conference en_US
dc.description.abstract In recent years, reversible logic has emerged as one of the most important approaches for power optimization with its application in low power CMOS, quantum computing and nanotechnology. Low power circuits implemented using reversible logic that provides single error correction – double error detection (SEC-DED) is proposed in this paper. The design is done using a new 4 x 4 reversible gate called ‘HCG’ for implementing hamming error coding and detection circuits. A parity preserving HCG (PPHCG) that preserves the input parity at the output bits is used for achieving fault tolerance for the hamming error coding and detection circuits. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject fault tolerance en_US
dc.subject Reversible logic en_US
dc.subject Hamming code en_US
dc.subject Low power designs en_US
dc.title Fault Tolerant Error Coding and Detection using Reversible Gates en_US
dc.type Article en_US


Files in this item

Files Size Format View Description
Fault Tolerant ... ng and Detection using.pdf 164.6Kb PDF View/Open PdF

This item appears in the following Collection(s)

Show simple item record

Search Dyuthi


Advanced Search

Browse

My Account