DSpace About DSpace Software
 

Dyuthi @ CUSAT >
e-SCHOLARSHIP >
Computer Science >
Faculty >
Dr. K Poulose Jacob >

Please use this identifier to cite or link to this item: http://purl.org/purl/3876

Title: Quick Addition of Decimals Using Reversible Conservative Logic
Authors: Poulose Jacob,K
Rekha, James K
Shahana, T K
Sasi, S
Keywords: decimal arithmetic
delay reduction
fault detection
reversible logic
Issue Date: 18-Dec-2007
Publisher: IEEE
Abstract: In recent years, reversible logic has emerged as one of the most important approaches for power optimization with its application in low power CMOS, nanotechnology and quantum computing. This research proposes quick addition of decimals (QAD) suitable for multi-digit BCD addition, using reversible conservative logic. The design makes use of reversible fault tolerant Fredkin gates only. The implementation strategy is to reduce the number of levels of delay there by increasing the speed, which is the most important factor for high speed circuits.
Description: Advanced Computing and Communications, 2007. ADCOM 2007. International Conference on
URI: http://dyuthi.cusat.ac.in/purl/3876
Appears in Collections:Dr. K Poulose Jacob

Files in This Item:

File Description SizeFormat
Quick Addition of Decimals using Reversible Conservative Logic.pdfPdF257.87 kBAdobe PDFView/Open
View Statistics

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

 

Valid XHTML 1.0! DSpace Software Copyright © 2002-2010  Duraspace - Feedback