DSpace About DSpace Software
 

Dyuthi @ CUSAT >
e-SCHOLARSHIP >
Computer Science >
Faculty >
Dr. K Poulose Jacob >

Please use this identifier to cite or link to this item: http://purl.org/purl/3873

Title: High performance, low latency double digit decimal multiplier on ASIC and FPGA
Authors: Poulose Jacob,K
Sreela Sasi
Rekha, James K
Keywords: Decimal Multipliers
High Performance
ASIC
FPGA
Carry Save Adders
Issue Date: 9-Dec-2009
Publisher: IEEE
Abstract: Decimal multiplication is an integral part of financial, commercial, and internet-based computations. This paper presents a novel double digit decimal multiplication (DDDM) technique that offers low latency and high throughput. This design performs two digit multiplications simultaneously in one clock cycle. Double digit fixed point decimal multipliers for 7digit, 16 digit and 34 digit are simulated using Leonardo Spectrum from Mentor Graphics Corporation using ASIC Library. The paper also presents area and delay comparisons for these fixed point multipliers on Xilinx, Altera, Actel and Quick logic FPGAs. This multiplier design can be extended to support decimal floating point multiplication for IEEE 754- 2008 standard.
Description: Nature & Biologically Inspired Computing, 2009. NaBIC 2009. World Congress on
URI: http://dyuthi.cusat.ac.in/purl/3873
Appears in Collections:Dr. K Poulose Jacob

Files in This Item:

File Description SizeFormat
High Performance, Low Latency Double Digit Decimal Multiplier on ASIC and.pdfPdF160.65 kBAdobe PDFView/Open
View Statistics

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

 

Valid XHTML 1.0! DSpace Software Copyright © 2002-2010  Duraspace - Feedback