DSpace About DSpace Software
 

Dyuthi @ CUSAT >
e-SCHOLARSHIP >
Computer Science >
Faculty >
Dr. K Poulose Jacob >

Please use this identifier to cite or link to this item: http://purl.org/purl/3867

Title: Performance analysis of double digit decimal multiplier on various FPGA logic families
Authors: Poulose Jacob,K
Rekha, James K
Sreela Sasi
Keywords: Decimal Multipliers
FPGA
Carry Save Adders
Issue Date: 1-Apr-2009
Publisher: IEEE
Abstract: Decimal multiplication is an integral part of financial, commercial, and internet-based computations. This paper presents a novel double digit decimal multiplication (DDDM) technique that performs 2 digit multiplications simultaneously in one clock cycle. This design offers low latency and high throughput. When multiplying two n-digit operands to produce a 2n-digit product, the design has a latency of 􀂪(n / 2) 􀀎1􀂺 cycles. The paper presents area and delay comparisons for 7-digit, 16-digit, 34-digit double digit decimal multipliers on different families of Xilinx, Altera, Actel and Quick Logic FPGAs. The multipliers presented can be extended to support decimal floating-point multiplication for IEEE P754 standard
Description: Programmable Logic, 2009. SPL. 5th Southern Conference on
URI: http://dyuthi.cusat.ac.in/purl/3867
Appears in Collections:Dr. K Poulose Jacob

Files in This Item:

File Description SizeFormat
PERFORMANCE ANALYSIS OF DOUBLE DIGIT DECIMAL MULTIPLIER ON VARIOUS.pdfPdF292.97 kBAdobe PDFView/Open
View Statistics

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

 

Valid XHTML 1.0! DSpace Software Copyright © 2002-2010  Duraspace - Feedback