DSpace About DSpace Software
 

Dyuthi @ CUSAT >
e-SCHOLARSHIP >
Computer Science >
Faculty >
Dr. K Poulose Jacob >

Please use this identifier to cite or link to this item: http://purl.org/purl/3859

Title: Fault Tolerant Error Coding and Detection using Reversible Gates
Authors: Poulose Jacob,K
Rekha, James K
Shahana, T K
Sreela Sasi
Keywords: fault tolerance
Reversible logic
Hamming code
Low power designs
Issue Date: 30-Oct-2007
Publisher: IEEE
Abstract: In recent years, reversible logic has emerged as one of the most important approaches for power optimization with its application in low power CMOS, quantum computing and nanotechnology. Low power circuits implemented using reversible logic that provides single error correction – double error detection (SEC-DED) is proposed in this paper. The design is done using a new 4 x 4 reversible gate called ‘HCG’ for implementing hamming error coding and detection circuits. A parity preserving HCG (PPHCG) that preserves the input parity at the output bits is used for achieving fault tolerance for the hamming error coding and detection circuits.
Description: TENCON 2007-2007 IEEE Region 10 Conference
URI: http://dyuthi.cusat.ac.in/purl/3859
Appears in Collections:Dr. K Poulose Jacob

Files in This Item:

File Description SizeFormat
Fault Tolerant Error Coding and Detection using.pdfPdF164.62 kBAdobe PDFView/Open
View Statistics

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

 

Valid XHTML 1.0! DSpace Software Copyright © 2002-2010  Duraspace - Feedback