DSpace About DSpace Software
 

Dyuthi @ CUSAT >
Ph.D THESES >
Faculty of Technology >

Please use this identifier to cite or link to this item: http://purl.org/purl/3105

Title: Design and synthesis of efficient mac architectures for high speed decimal processor
Authors: Rekha, James K
Poulose Jacob,K
Sreela Sasi
Keywords: Decimal arithmetic
Computer Arithmetic Systems
Decimal Encodings
Fixed point multiplication
Iterative DFxP Multipliers
Parallel DFxP Multipliers
Issue Date: Jan-2010
Publisher: Cochin University of Science and Technology
Abstract: Most of the commercial and financial data are stored in decimal fonn. Recently, support for decimal arithmetic has received increased attention due to the growing importance in financial analysis, banking, tax calculation, currency conversion, insurance, telephone billing and accounting. Performing decimal arithmetic with systems that do not support decimal computations may give a result with representation error, conversion error, and/or rounding error. In this world of precision, such errors are no more tolerable. The errors can be eliminated and better accuracy can be achieved if decimal computations are done using Decimal Floating Point (DFP) units. But the floating-point arithmetic units in today's general-purpose microprocessors are based on the binary number system, and the decimal computations are done using binary arithmetic. Only few common decimal numbers can be exactly represented in Binary Floating Point (BF P). ln many; cases, the law requires that results generated from financial calculations performed on a computer should exactly match with manual calculations. Currently many applications involving fractional decimal data perform decimal computations either in software or with a combination of software and hardware. The performance can be dramatically improved by complete hardware DFP units and this leads to the design of processors that include DF P hardware.VLSI implementations using same modular building blocks can decrease system design and manufacturing cost. A multiplexer realization is a natural choice from the viewpoint of cost and speed.This thesis focuses on the design and synthesis of efficient decimal MAC (Multiply ACeumulate) architecture for high speed decimal processors based on IEEE Standard for Floating-point Arithmetic (IEEE 754-2008). The research goal is to design and synthesize deeimal'MAC architectures to achieve higher performance.Efficient design methods and architectures are developed for a high performance DFP MAC unit as part of this research.
Description: Department of Computer Science, Cochin University of Science and Technology
URI: http://dyuthi.cusat.ac.in/purl/3105
Appears in Collections:Faculty of Technology

Files in This Item:

File Description SizeFormat
Dyuthi-T1079.pdfPdF7.53 MBAdobe PDFView/Open
View Statistics

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

 

Valid XHTML 1.0! DSpace Software Copyright © 2002-2010  Duraspace - Feedback