dc.contributor.author |
Poulose Jacob,K |
|
dc.contributor.author |
Shahana, T K |
|
dc.contributor.author |
Sasi, S |
|
dc.contributor.author |
Rekha, James K |
|
dc.date.accessioned |
2014-06-11T08:57:38Z |
|
dc.date.available |
2014-06-11T08:57:38Z |
|
dc.date.issued |
2005-11-21 |
|
dc.identifier.uri |
http://dyuthi.cusat.ac.in/purl/3883 |
|
dc.description |
NORCHIP Conference, 2005. 23rd |
en_US |
dc.description.abstract |
This paper presents a new approach to implement
Reed-Muller Universal Logic Module (RM-ULM)
networks with reduced delay and hardware for
synthesizing logic functions given in Reed-Muller (RM)
form. Replication of single control line RM-ULM is
used as the only design unit for defining any logic
function. An algorithm is proposed that does exhaustive
branching to reduce the number of levels and modules
required to implement any logic function in RM form.
This approach attains a reduction in delay, and power
over other implementations of functions having large
number of variables. |
en_US |
dc.description.sponsorship |
Cochin University of Science and Technology |
en_US |
dc.language.iso |
en |
en_US |
dc.publisher |
IEEE |
en_US |
dc.subject |
Automated Synthesis |
en_US |
dc.subject |
Reed-Muller Universal Logic Module |
en_US |
dc.subject |
reduction in delay |
en_US |
dc.title |
Automated synthesis of delay-reduced Reed-Muller universal logic module networks |
en_US |
dc.type |
Article |
en_US |